TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com 2A Dual Channel Synchronous Step-Down Switcher with Integrated FET ( SWIFTTM) Check for Samples: TPS54294 FEATURES APPLICATIONS * * 1 2 * * * * * * * * * * * * * * * D-CAP2TM Control Mode - Fast Transient Response - No External Parts Required For Loop Compensation - Compatible with Ceramic Output Capacitors Wide Input Voltage Range : 4.5 V to 18 V Output Voltage Range : 0.76V to 7.0V Highly Efficient Integrated FETs Optimized for Low Duty Cycle Applications - 150 m (High Side) and 100 m (Low Side) High Initial Reference Accuracy Low-Side rDS(on) Loss-Less Current Sensing Fixed Soft Start : 1.0ms Non-Sinking Pre-Biased Soft Start Powergood 700 kHz Switching Frequency Cycle-by-Cycle Over-Current Limit Control OCL/OVP/UVP/UVLO/TSD Protections Adaptive Gate Drivers with Integrated Boost PMOS Switch OCP Constant Due To Thermally Compensated rDS(on) with 4000ppm/ 16-Pin HTSSOP Auto-Skip Eco-modeTM for High Efficiency at Light Load Point-of-Load Regulation in Low Power Systems for Wide Range of Applications - Digital TV Power Supply - Networking Home Terminal - Digital Set Top Box (STB) - DVD Player/Recorder - Gaming Consoles and Other DESCRIPTION The TPS54294 is a dual, adaptive on-time D-CAP2TM mode synchronous buck converter. The TPS54294 enables system designers to complete the suite of various end equipment's power bus regulators with a cost effective, low component count, and low standby current solution. The main control loops of the TPS54294 use the D-CAP2TM mode control which provides a very fast transient response with no external compensation components. The adaptive on-time control supports seamless transition between PWM mode at higher load conditions and Eco-modeTM operation at light loads. Eco-modeTM allows the TPS54294 to maintain high efficiency during lighter load conditions. The TPS54294 is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR, ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5V to 18V. The TPS54294 is available in a 4.4mmx5.0mm 16 pin TSSOP (PWP) package, and is specified for an ambient temperature range from -40C to 85C. Input Voltage VO2 = 1.5 V (50 mV/div) C11 VO1 L11 1 VIN1 2 VBST1 3 SW1 VIN2 16 C12 VBST2 15 C32 C31 L12 C22 C21 4 PGND PGND1 TPS54294 HTSSOP16 PGND2 13 PGND 5 EN1 EN2 12 6 PG1 PG2 11 7 VFB1 VFB2 10 Iout (1 A/div) (PowerPAD) R11 R21 VO2 SW2 14 R12 C4 8 GND VREG5 R22 9 PGND SGND t - Time - 100 ms/div SGND 1 2 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SWIFT, D-CAP2, Eco-mode, Eco-Mode are trademarks of Texas Instruments. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright (c) 2011, Texas Instruments Incorporated TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ORDERING INFORMATION (1) TA PACKAGE -40 to 85 PWP (1) ORDERING PART NUMBER PINS TPS54294PWPR 16 TPS54294PWP OUTPUT SUPPLY ECO PLAN Tape-and-Reel Green (RoHS and no Sb/Br) Tube For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) (1) (2) VALUE Input voltage range VIN1, VIN2, EN1, EN2 -0.3 to 20 VBST1, VBST2 -0.3 to 26 VBST1, VBST2 (10ns transient) -0.3 to 28 VBST1-SW1 , VBST2-SW2 -0.3 to 6.5 VFB1, VFB2 -0.3 to 6.5 SW1, SW2 (10ns transient) Electrostatic discharge V -2 to 20 SW1, SW2 Output voltage range UNIT -3 to 22 VREG5, PG1, PG2 -0.3 to 6.5 PGND1, PGND2 -0.3 to 0.3 Human Body Model (HBM) 2 Charged Device Model (CDM) V kV 500 V TA Operating ambient temperature range -40 to 85 C TSTG Storage temperature range -55 to 150 C TJ Junction temperature range -40 to 150 C (1) (2) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to IC GND terminal. THERMAL INFORMATION THERMAL METRIC (1) TPS54294 PWP (16) PINS JA Junction-to-ambient thermal resistance 47.5 JCtop Junction-to-case (top) thermal resistance 27.1 JB Junction-to-board thermal resistance 20.8 JT Junction-to-top characterization parameter 1.0 JB Junction-to-board characterization parameter 20.6 JCbot Junction-to-case (bottom) thermal resistance 2.7 (1) 2 UNITS C/W For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) VALUES Supply input voltage range Input voltage range VIN1, VIN2 MAX 4.5 18 VBST1, VBST2 -0.1 24 VBST1, VBST2 (10ns transient) -0.1 27 VBST1-SW1, VBST2-SW2 -0.1 5.7 VFB1, VFB2 -0.1 5.7 EN1, EN2 -0.1 18 SW1, SW2 -1.0 18 -3 21 VREG5, PG1 , PG2 -0.1 5.7 PGND1, PGND2 -0.1 0.1 VO1, VO2 0.76 7.0 SW1, SW2 (10ns transient) Output voltage range MIN UNIT V V V TA Operating free-air temperature -40 85 C TJ Operating Junction Temperature -40 150 C ELECTRICAL CHARACTERISTICS (1) over recommended free-air temperature range, VIN = 12 V (unless otherwise noted) PARAMETER CONDITIONS MIN TYP MAX UNIT SUPPLY CURRENT IIN VIN supply current TA = 25C, EN1 = EN2 = 5 V, VFB1 = VFB2 = 0.8 V 1300 2000 A IVINSDN VIN shutdown current TA = 25C, EN1 = EN2 = 0 V, 80 150 A 765 773 mV 115 ppm/ 0.35 A FEEDBACK VOLTAGE VVFBTHLx VFBx threshold voltage TA = 25C, CH1 = 3.3 V, CH2 = 1.5 V TCVFBx Temperature coefficient On the basis of 25C (2) -115 758 IVFBx VFB Input Current VFBx = 0.8 V, TA = 25C -0.35 0.2 VREG5 OUTPUT VVREG5 VREG5 output voltage TA = 25C, 6 V < VIN1 < 18 V, IVREG = 5 mA 5.5 V IVREG5 Output current VIN1 = 6 V, VREG5 = 4.0 V, TA = 25C (2) 75 mA High side switch resistance TA = 25, VBSTx-SWx = 5.5 V 150 m 100 m MOSFETs rDS(on)H rDS(on)L Low side switch resistance TA = 25 (2) (2) ON-TIME TIMER CONTROL TON1 SW1 On Time SW1 = 12 V, VO1 = 1.2 V 165 ns TON2 SW2 On Time SW2 = 12 V, VO2 = 1.2 V 165 ns (2) TOFF1 SW1 Min off time TA = 25, VFB1 = 0.7 V 220 ns TOFF2 SW2 Min off time TA = 25, VFB2 = 0.7 V (2) 220 ns Soft-start time Internal soft-start time 1.0 ms SOFT START TSS (1) (2) x means either 1 or 2, e.g. VFBx means VFB1 or VFB2. Ensured by design. Not production tested. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 3 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com ELECTRICAL CHARACTERISTICS (continued) over recommended free-air temperature range, VIN = 12 V (unless otherwise noted) PARAMETER CONDITIONS MIN TYP MAX UNIT 110 POWER GOOD VPGTH PGx threshold RPG PGx pull-down resistance TPGDLY PGx delay time TPGCOMPSS PGx comparator start-up delay PG from lower VOx (going high) 84% PG from higher VOx (going low) 116% VPGx = 0.5 V 50 Delay for PGx going high 75 1.5 Delay for PGx going low PGx comparator wake-up delay ms 2 s 1.5 ms UVLO VUVREG5 VREG5 UVLO threshold VREG5 rising 3.83 Hysteresis V 0.6 LOGIC THRESHOLDs VENH ENx H-level threshold voltage VENL ENx L-level threshold voltage RENx_IN ENx input resistance 2.0 V 0.4 V ENx = 12 V 225 450 900 k LOUT = 2.2 H (3) 2.7 3.9 4.5 A 115% 120% 125% CURRENT LIMITs IOCL Current limit OUTPUT UNDERVOLTAGE AND OVERVOLTAGE PROTECTION (UVP, OVP) VOVP Output OVP trip threshold TOVPDEL Output OVP prop delay measured on VFBx VUVP Output UVP trip threshold TUVPDEL Output UVP delay time 1.5 ms TUVPEN Output UVP enable delay 1.5 ms measured on VFBx 63% 3 10 68% 73% s THERMAL SHUTDOWN TSD (3) 4 Thermal shutdown threshold Shutdown temperature (3) Hysteresis (3) 155 25 C Ensured by design. Not production tested. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com DEVICE INFORMATION HTSSOP PACKAGE (TOP VIEW) 1 VIN1 2 VBST1 3 SW1 4 PGND1 TPS54294 5 EN1 HTSSOP16 6 PG1 VIN2 16 VBST2 15 SW 2 14 PGND 2 13 EN2 12 PG2 11 VFB2 10 VREG5 9 (PowerPAD) 7 VFB1 8 GND PIN FUNCTIONS (1) PIN NAME I/O DESCRIPTION NUMBER VIN1, VIN2 1, 16 I Power inputs and connects to both high side NFET drains. Supply Input for 5.5V linear regulator. VBST1, VBST2 2, 15 I Supply input for high-side NFET gate drive circuit. Connect 0.1F ceramic capacitor between VBSTx and SWx pins. An internal diode is connected between VREG5 and VBSTx SW1, SW2 3, 14 I/O Switch node connections for both the high-side NFETs and low-side NFETs. Input of current comparator. PGND1, PGND2 4, 13 I/O Ground returns for low-side MOSFETs. Input of current comparator. EN1, EN2 5, 12 I Enable. Pull High to enable according converter. PG1, PG2 6, 11 O Open drain power good output. Low means the output voltage of the corresponding output is out of regulation. VFB1, VFB2 D-CAP2 feedback inputs. Connect to output voltage with resistor divider. 7, 10 I GND 8 I/O Signal GND. Connect sensitive SSx and VFBx returens to GND at a single point. VREG5 9 O Output of 5.5V linear regulator. Bypass to GND with a high-quality ceramic capacitor of at least 1.0 F. VREG5 is active when VIN1 is added . Back side I/O Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Must be connected to GND. Exposed Thermal Pad (1) x means either 1 or 2, e.g. VFBx means VFB1 or VFB2. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 5 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com FUNCTIONAL BLOCK DIAGRAM - 16% VIN1 PG Comp VIN1 +16% PG1 - 32 VBST1 UV1 0.1uF OV1 VO1 SW1 +20 Ref1 Err Com p VFB1 SS1 PGND1 Ref_OCL PGND1 SW1 OCP1 EN1 EN2 EN Logic PGND1 SW1 ZC1 EN Logic VIN1 GND VREG5 CH1 Min- off timer 5VREG 1.0uF . CH2 Min- off timer SS1 Fixed SoftStart UV1 UV2 OV1 OV2 UVLO TSD SS2 - 32 Ref1 Ref2 REF UVLO Protection Logic VIN2 VIN2 VBST2 UV2 0.1uF OV2 +20 Ref 2 SS2 VFB2 Err Com p PG2 6 PGND2 SW2 PG Comp PGND2 PGND2 Ref_OCL - 16% VO2 SW2 OCP2 SW2 ZC2 +16% Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com OVERVIEW The TPS54294 is a 2A/2A dual synchronous step-down (buck) converter with two integrated N-channel MOSFETs for each channel. It operates using D-CAP2TM control mode. The fast transient response of D-CAP2TM control reduces the required output capacitance to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and special polymer types. DETAILED DESCRIPTION PWM Operation The main control loop of the TPS54294 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2TM control mode. D-CAP2TM control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off when the internal timer expires. This timer is set by the converter's input voltage, VINx, and the output voltage, VOx, to maintain a pseudo-fixed frequency over the input voltage range hence it is called adaptive on-time control. The timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the nominal output voltage. An internal ramp is added to the reference voltage to simulate output voltage ripple, eliminating the need for ESR induced output ripple from D-CAPTM control. PWM Frequency and Adaptive On-Time Control TPS54294 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The TPS54294 runs with a pseudo-fixed frequency of 700 kHz by using the input voltage and output voltage to set the on-time timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage, therefore, when the duty ratio is VOx/VINx, the frequency is constant. Auto-Skip Eco-ModeTM Control The TPS54294 is designed with Auto-Skip Eco-modeTM to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current also reduces and eventually comes to the point where its ripple valley touches the zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The on-time is kept almost half as it was in the continuous conduction mode because it takes longer to discharge the output capacitor with smaller load current to the nominal output voltage. The transition point to the light load operation IOx(LL) current can be estimated with Equation 1with 700-kHz used as fSW. (VINx - VOx ) VOx 1 IOx(LL) = 2 L1x fSW VINx (1) Soft Start and Pre-Biased Soft Start The TPS54294 has an internal, 1.0ms, soft-start for each channel. When the ENx pin becomes high, an internal DAC begins ramping up the reference voltage to the PWM comparator. Smooth control of the output voltage is maintained during start up. The TPS54294 contains a unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than internal feedback voltage, VFBx), the controller slowly activates synchronous rectification by starting the first low side FET gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-biased output, and ensures that the output voltage (VOx) starts and ramps up smoothly into regulation from pre-biased startup to normal mode operation. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 7 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com POWERGOOD The TPS54294 has power-good outputs that are measured on VFBx. The power-good function is activated after the soft-start has finished. If the output voltage is within 16% of the target voltage, the internal comparator detects the power good state and the power good signal becomes high after 1.5ms delay. During start-up, this internal delay starts after 1.5ms of the UVP Enable delay time to avoid a glitch of the power-good signal. If the feedback voltage goes outside of 16% of the target value, the power-good signal becomes low after 2s. Over-Current Protection he output over-current protection (OCP) is implemented using a cycle-by-cycle valley detection control circuit. The switch current is monitored by measuring the low-side FET switch voltage between the SWx and PGNDx pins. This voltage is proportional to the switch current and the on-resistance of the FET. To improve the measurement accuracy, the voltage sensing is temperature compensated. During the on-time of the high-side FET switch, the switch current increases at a linear rate determined by VINx, VOx, the on-time and the output inductor value. During the on-time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current IOUTx. If the sensed voltage on the low-side FET is above the voltage proportional to the current limit, the converter keeps the low-side switch on until the measured voltage falls below the voltage corresponding to the current limit and a new switching cycle begins. In subsequent switching cycles, the on-time is set to the value determined for CCM and the current is monitored in the same manner. Following are some important considerations for this type of over-current protection. The load current is one half of the peak-to-peak inductor current higher than the over-current threshold. Also when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. When the over current condition is removed, the output voltage returns to the regulated value. This protection is non-latching. Over/Under Voltage Protection TPS54295 monitors the resistor divided feedback voltage to detect over and under voltage. If the feedback voltage is higher than 120% of the reference voltage, the OVP comparator output goes high and the circuit latches both the high-side MOSFET driver and the low-side MOSFET driver off. When the feedback voltage is lower than 68% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1.5ms, TPS54295 latches OFF both the high-side MOSFET and the low-side MOSFET drivers. This function is enabled approximately 1.7 times the softstart time after power-on. The OVP and UVP latch off is reset when EN is toggled. UVLO Protection Under-voltage lock out protection (UVLO) monitors the voltage of the VREG5 pin. When the VREG5 voltage is lower than the UVLO threshold, the TPS54294 shuts down. As soon as the voltage increases above the UVLO threshold, the converter starts again. Thermal Shutdown TPS54294 monitors its temperature. If the temperature exceeds the threshold value (typically 155C), the device shuts down. When the temperature falls below the threshold, the IC starts again. When VIN1 starts up and VREG5 output voltage is below its nominal value, the thermal shutdown threshold is lower than 155C. As long as VIN1 rises, TJ must be kept below 110C. 8 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com TYPICAL CHARACTERISTICS One output is enabled unless otherwise noted. VI = VIN1 or VIN2. VIN = 12 V, TA = 25C (unless otherwise noted). 200 VIN1 = VIN2 = 12V EN1 = EN2 = ON Ivccsdn - Shutdown Current - mA 180 160 140 120 100 80 60 40 20 0 -50 0 50 100 150 TJ - Junction Temperature - C Figure 2. Input Shutdown Current vs Junction Temperature 100 3.4 90 3.38 80 3.36 VO - Output Voltage - V EN Input Current - mA Figure 1. Input Current vs Junction Temperature 70 60 50 40 30 3.34 VI = 12 V VI = 18 V 3.32 3.3 3.28 3.26 VI = 5 V 20 3.24 10 3.22 0 3.2 0 5 10 EN Input Voltage - V 15 20 0 Figure 3. EN Current vs EN Voltage (VEN=12V) 0.4 0.6 0.8 1 1.2 1.4 IO - Output Current - A 1.6 1.8 2 Figure 4. VO1=3.3V Output Voltage vs Output Current 1.55 3.4 1.54 3.38 1.53 3.36 VI = 18 V VI = 12 V 1.52 VO - Output Voltage - V VO - Output Voltage - V 0.2 1.51 1.5 1.49 VI = 5 V 1.48 3.34 3.3 3.28 Io1 = 10 mA 3.26 1.47 3.24 1.46 3.22 3.2 1.45 Io1 = 1 A 3.32 IO - Output Current - A 8 10 12 VI - Input Voltage - V Figure 5. VO2=1.5V Output Voltage vs Output Current Figure 6. VO1=3.3V Output Voltage vs Input Voltage 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2 0 2 4 6 14 16 18 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 20 9 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com TYPICAL CHARACTERISTICS One output is enabled unless otherwise noted. VI = VIN1 or VIN2. VIN = 12 V, TA = 25C (unless otherwise noted). 1.55 1.54 Vo1(50 mV/div) VO - Output Voltage - V 1.53 Io2 = 1 A 1.52 1.51 1.5 IO1(1 A/div) Io2 = 10m A 1.49 1.48 1.47 1.46 1.45 0 2 4 6 8 10 12 VI - Input Voltage - V 14 16 18 20 t - Time - 100 ms/div Figure 7. VO2=1.5V Output Voltage vs Input Voltage Figure 8. VO1=3.3V, 0A to 2A Load Transient Response EN1 (10 V/div) Vo2(50 mV/div) VO1(1 V/div) IO2(1 A/div) PG1 (5 V/div) t - Time - 100 ms/div t - Time - 400 ms/div Figure 9. VO2=1.5V, 0A to 2A Load Transient Response Figure 10. VO1=3.3V, SoftStart and Powergood 100 90 En2 (10 V/div) VI = 12 V Efficiency - % 80 VO2(0.5 V/div) VI = 18 V VI = 5 V 70 60 PG2 (5 V/div) 50 40 0 0.5 t - Time - 400 ms/div Figure 11. VO2=1.5V, SoftStart and Power Good 10 1 IO - Output Current - A 1.5 2 Figure 12. VO1=3.3V, Efficiency vs Output Current Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com TYPICAL CHARACTERISTICS One output is enabled unless otherwise noted. VI = VIN1 or VIN2. VIN = 12 V, TA = 25C (unless otherwise noted). 100 100 VI = 18 V 90 VI = 12 V 90 80 VI = 5 V 70 Efficiency - % Efficiency - % 80 60 50 40 VI = 12 V VI = 18 V VI = 5 V 70 60 30 20 50 10 40 0 0.001 0.01 IO - Output Current - A 0.1 0 Figure 13. VO1=3.3V, Efficiency vs Output Current 1.5 2 900 90 850 fsw - Switching Frequency - kHz VI = 18 V 80 VI = 12 V 70 Efficiency - % 1 IO - Output Current - A Figure 14. VO1=1.5V, Efficiency vs Output Current 100 60 VI = 5 V 50 40 30 20 10 IO1=1 A 800 750 700 650 600 550 500 450 400 0 0.001 0.01 IO - Output Current - A 0 0.1 Figure 15. VO2=1.5V, Efficiency vs Output Current 900 1000 850 900 800 800 750 700 IO2 = 1 A 650 600 550 500 450 5 10 VI - Input Voltage - V 15 20 Figure 16. VO1=3.3V, SW-frequency vs Input Voltage fsw - Switching Frequency - kHz fsw - Switching Frequency - kHz 0.5 VI = 12 V 700 600 500 400 300 200 100 400 0 5 10 VI - Input Voltage - V 15 20 Figure 17. VO2=1.5V, SW-frequency vs Input Voltage 0 0.01 0.1 1 IO - Output Current - A 10 Figure 18. VO1=3.3V, SW-frequency vs Output Current Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 11 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com TYPICAL CHARACTERISTICS One output is enabled unless otherwise noted. VI = VIN1 or VIN2. VIN = 12 V, TA = 25C (unless otherwise noted). 800 VI = 12 V Vo1 = 3.3 V (10 mV/div) fsw - Switching Frequency - kHz 700 600 500 400 SW1 (5 V/div) 300 200 100 0 0.01 0.1 1 IO - Output Current - A 10 t - Time - 400 ns/div Figure 19. VO2=1.5V, SW-frequency vs Output Current Figure 20. VO1=3.3V, VO1 Ripple Voltage (IO1=2A) VIN1 = 12 V (50 mV/div) Vo2 = 1.5 V (10 mV/div) SW2 (5 V/div) SW1 (5 V/div) t - Time - 400 ns/div t - Time - 400 ns/div Figure 21. VO2=1.5V, Ripple Voltage (IO2=2A) Figure 22. VIN1 Input Voltage Ripple (IO1=2A) VIN2 = 12 V (50 mV/div) SW2 (5 V/div) t - Time - 400 ns/div Figure 23. VIN2 INPUT VOLTAGE RIPPLE (IO2=2A) 12 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com DESIGN GUIDE Step By Step Design Procedure To * * * begin the design process, you must know a few application parameters: Input voltage range Output voltage Output current In all formulas x is used to indicate that they are valid for both converters. For the calculations the estimated switching frequency of 700 kHz is used. VINx 12V 10% C11 10 mF VO1 1.05 V L11 1.5 mH C31 0.1 mF C21 22 mF x2 1 VIN1 2 VBST1 3 4 PGND VBST2 15 SW1 PGND1 16 L12 1.5 mH C32 0.1 mF C12 10 mF SW2 14 TPS54294 HTSSOP16 VO2 1.8 V C22 22 mF x2 PGND2 13 PGND 5 EN1 EN2 12 6 PG1 PG2 11 7 VFB1 VFB2 10 8 GND VREG5 9 R11 8.25 kW R21 22.1 kW VIN2 R12 30.1 kW C4 1uF R22 22.1 kW PGND SGND SGND Figure 24. Schematic Diagram for the Design Example Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the VFBx pin. It is recommended to use 1% tolerance or better divider resistors. Start by using Equation 2 to calculate VOx. To improve the efficiency at very light loads consider using larger value resistors, but too high resistance values will be more susceptible to noise and voltage errors due to the VFBx input current will be more noticeable. ae R1x o VOx = 0.765 V c 1+ / e R2x o (2) Output Filter Selection The output filter used with the TPS54294 is an LC circuit. This LC filter has double pole at: 1 FP = 2p LOUT COUT Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 (3) 13 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS545294. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. D-CAP2TM introduces a high frequency zero that reduces the gain roll off to -20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided by the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 1. Table 1. Recommended Component Values OUTPUT VOLTAGE (V) R1x (k) R2x (k) L1x (H) C2x (F) 1 6.81 22.1 Cffx (pF) 1.0-1.5 22 - 68 1.05 8.25 22.1 1.0-1.5 22 - 68 1.2 12.7 22.1 1.0-1.5 22 - 68 1.5 21.5 22.1 1.5 22 - 68 1.8 30.1 22.1 5 - 22 1.5 22 - 68 2.5 49.9 22.1 5 - 22 2.2 22 - 68 3.3 73.2 22.1 5 - 22 2.2 22 - 68 5 124 22.1 5 - 22 3.3 22 - 68 For higher output voltages at or above 1.8 V, additional phase boost can be achieved by adding a feed forward capacitor (Cff) in parallel with R1. The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5 and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. For the calculations, use 700 kHz as the switching frequency, fSW. Make sure the chosen inductor is rated for the peak current of Equation 5 and the RMS current of Equation 6. VINx(MAX) - VOx VOx IL1x = VINx(MAX) L1x fSW (4) ILpe akx = IOx + IL 2 IL Ox(RMS) = IOx 2 + (5) 1 IL2 12 (6) For the above design example, the calculated peak current is 2.46 A and the calculated RMS current is 2.02 A for VO1. The inductor used is a TDK CLF7045-1R5N with a rated current of 7.3A based on the inductance change and of 4.9A based on the temperature rise. The capacitor value and ESR determines the amount of output voltage ripple. The TPS54294 is intended for use with ceramic or other low ESR capacitors. The recommended value range is from 22F to 68F. Use Equation 7 to determine the required RMS current rating for the output capacitor(s). VOx (VINx - VOx ) ICOx(RMS ) = 12 VINx L Ox f SW (7) For this design two TDK C3216X5R0J226M 22F output capacitors are used. The typical ESR is 2 m each. The calculated RMS current is 0.19A and each output capacitor is rated for 4A. Input Capacitor Selection The TPS54294 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor of or above 10F is recommended for the decoupling capacitor. Additionally, 0.1 F ceramic capacitors from pin 1 and Pin 16 to ground are recommended to improve the stability and reduce the SWx node overshoots. The capacitors voltage rating needs to be greater than the maximum input voltage. 14 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com Bootstrap Capacitor Selection A 0.1 F ceramic capacitors must be connected between the VBSTx and SWx pins for proper operation. It is recommended to use ceramic capacitors with a dielectric of X5R or better. VREG5 Capacitor Selection A 1 F ceramic capacitor must be connected between the VREG5 and GND pins for proper operation. It is recommended to use a ceramic capacitor with a dielectric of X5R or better. Thermal Information This 16-pin PWP package incorporates an exposed thermal pad. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB is used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the exposed thermal pad and how to use the advantage of its heat dissipating abilities, refer to the Technical Brief, PowerPADTM Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPADTM Made Easy, Texas Instruments Literature No. SLMA004. The exposed thermal pad dimensions for this package are shown in the following illustration. Figure 25. Thermal Pad Dimensions Layout Considerations 1. Keep the input current loop as small as possible. And avoid the input switching current through the thermal pad. 2. Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. 3. Keep analog and non-switching components away from switching components. 4. Make a single point connection from the signal ground to power ground. 5. Do not allow switching currents to flow under the device. 6. Keep the pattern lines for VINx and PGNDx broad. 7. Exposed pad of device must be soldered to PGND. 8. VREG5 capacitor should be placed near the device, and connected to GND. 9. Output capacitors should be connected with a broad pattern to the PGND. 10. Voltage feedback loops should be as short as possible, and preferably with ground shields. 11. Kelvin connections should be brought from the output to the feedback pin of the device. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 15 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com 12. Providing sufficient vias is preferable for VIN, SW and PGND connections. 13. PCB pattern for VIN, SW, and PGND should be as broad as possible. 14. VIN Capacitor should be placed as near as possible to the device. VIN2 VIN HIGH FREQUENCY BYPASS CAPACITOR 0.1F VIN1 1 16 VIN2 VBST 1 2 15 VBST2 SW 1 3 14 SW2 4 13 PGND 2 EN1 5 12 EN2 PG1 6 11 PG2 VFB1 7 10 VFB2 GND 8 9 PGND 1 Symmetrical Layout for CH1 and CH2 VIN INPUT BYPASS CAPACITOR 10F x2 Switching noise flows through IC and CIN . It avoids the thermal Pad. OUTPUT FILTER CAPACITOR VO2 OUTPUT INDUCTOR Recommend to keep distance more than 3-4mm. (to avoid noise scattering, especially GND plane.) TO ENABLE CONTROL Keep distance more than 1 inch VREG 5 POWER GND To feedback resisters Feedback resisters BIAS CAP GND PLANE 2,3 or bottom layer Via to GND Plane - Blue parts can be placed on the bottom side - Connect the SWx pins through another layer with the indcutor (yellow line) Figure 26. TPS54294 Layout 16 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 TPS54294 SLVSB00B - OCTOBER 2011 - REVISED DECEMBER 2011 www.ti.com REVISION HISTORY NOTE: Page numbers of current version may differ from previous versions. Changes from Original (October 2011) to Revision A Page * Added input voltage range for VFB1, VFB2 to Absolute Maximum Ratings ........................................................................ 2 * Added input voltage range for VFB1, VFB2 to Recommended Operating Conditions ......................................................... 3 * Added indication for not production tested parameters. ....................................................................................................... 3 * Added indication for not production tested parameters. ....................................................................................................... 4 * Added Over/Under Voltage Protection Description .............................................................................................................. 8 Changes from Revision A (November 2011) to Revision B Page * Deleted VREG5 MIN and MAX values ..................................................................................................................................... 3 * Deleted Line and Load regulation specs from VREG5 specification .................................................................................... 3 * Added "Ensured by design. Not production tested" annotation to MOSFETs specification ................................................. 3 * Deleted MIN and MAX values from VUVREG5 specification .................................................................................................... 4 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TPS54294 17 PACKAGE OPTION ADDENDUM www.ti.com 12-Dec-2011 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/ Ball Finish MSL Peak Temp (3) TPS54294PWP ACTIVE HTSSOP PWP 16 90 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR TPS54294PWPR ACTIVE HTSSOP PWP 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR Samples (Requires Login) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 TAPE AND REEL INFORMATION *All dimensions are nominal Device TPS54294PWPR Package Package Pins Type Drawing SPQ HTSSOP 2000 PWP 16 Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) 330.0 12.4 Pack Materials-Page 1 6.9 B0 (mm) K0 (mm) P1 (mm) 5.6 1.6 8.0 W Pin1 (mm) Quadrant 12.0 Q1 PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) TPS54294PWPR HTSSOP PWP 16 2000 367.0 367.0 35.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP(R) Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2012, Texas Instruments Incorporated