This product is not recommended for new designs. TOP221-227 TOPSwitch-II Family Three-Terminal Off-Line PWM Switch Product Highlights * * * * * * * * * * Lowest cost, lowest component count switcher solution Cost competitive with linears above 5 W Very low AC/DC losses - up to 90% efficiency Built-in Auto-restart and Current limiting Latching Thermal shutdown for system level protection Implements Flyback, Forward, Boost or Buck topology Works with primary or opto feedback Stable in discontinuous or continuous conduction mode Source connected tab for low EMI Circuit simplicity and Design Tools reduce time to market AC IN D CONTROL TOPSwitch C S Description PI-1951-091996 The second generation TOPSwitchTM-II family is more cost effective and provides several enhancements over the first generation TOPSwitch family. The TOPSwitch-II family extends the power range from 100W to 150W for 100/115/ 230 VAC input and from 50W to 90W for 85-265 VAC universal input. This brings TOPSwitch technology advantages to many new applications, i.e. TV, Monitor, Audio amplifiers, etc. Many significant circuit enhancements that reduce the sensitivity to board layout and line transients now make the design even easier. The standard 8L PDIP package option Figure 1. Typical Flyback Application. reduces cost in lower power, high efficiency applications. The internal lead frame of this package uses six of its pins to transfer heat from the chip directly to the board, eliminating the cost of a heat sink. TOPSwitch incorporates all functions necessary for a switched mode control system into a three terminal monolithic IC: power MOSFET, PWM controller, high voltage start up circuit, loop compensation and fault protection circuitry. Output Power Table TO-220 (Y) Package1 8L PDIP (P) or 8L SMD (G) Package2 Single Voltage Input 3 100/115/230 VAC 15% Wide Range Input 85 to 265 VAC PART ORDER NUMBER Single Voltage Input 3 100/115/230 VAC 15% Wide Range Input 85 to 265 VAC PMAX4,6 PMAX4,6 TOP221YN 12 W 7W TOP221PN or TOP221GN 9W 6W TOP222YN 25 W 15 W TOP222PN or TOP222GN 15 W 10 W TOP223YN 50 W 30 W TOP223PN or TOP223GN 25 W 15 W TOP224YN 75 W 45 W TOP224PN or TOP224GN 30 W 20 W TOP225YN 100 W 60 W TOP226YN 125 W 75 W TOP227YN 150 W 90 W PART ORDER NUMBER PMAX5,6 PMAX5,6 Notes: 1. Package outline: TO-220/3 2. Package Outline: DIP-8 or SMD-8 3. 100/115 VAC with doubler input 4. Assumes appropriate heat sinking to keep the maximum TOPSwitch junction temperature below 100 C. 5. Soldered to 1 sq. in. (6.45 cm2), 2 oz. copper clad (610 gm/m2) 6. PMAX is the maximum practical continuous power output level for conditions shown. The continuous power capability in a given application depends on thermal environment, transformer design, efficiency required, minimum specified input voltage, input storage capacitance, etc. 7. Refer to key application considerations section when using TOPSwitch-II in an existing TOPSwitch design. www.power.com August 2016 This Product is Covered by Patents and/or Pending Patent Applications. TOP221-227 VC CONTROL 0 ZC SHUTDOWN/ AUTO-RESTART SHUNT REGULATOR/ ERROR AMPLIFIER + + 1 5.7 V 5.7 V 4.7 V DRAIN INTERNAL SUPPLY 8 - + - IFB THERMAL SHUTDOWN POWER-UP RESET S Q R Q VI LIMIT CONTROLLED TURN-ON GATE DRIVER OSCILLATOR DMAX CLOCK SAW - S Q + R Q LEADING EDGE BLANKING PWM COMPARATOR MINIMUM ON-TIME DELAY RE SOURCE PI-1935-091696 Figure 2. Functional Block Diagram. Pin Functional Description DRAIN Pin: Output MOSFET drain connection. Provides internal bias current during start-up operation via an internal switched high-voltage current source. Internal current sense point. CONTROL Pin: Error amplifier and feedback current input pin for duty cycle control. Internal shunt regulator connection to provide internal bias current during normal operation. It is also used as the connection point for the supply bypass and auto-restart/ compensation capacitor. SOURCE Pin: YN package - Output MOSFET source connection for high voltage power return. Primary side circuit common and reference point. PN and GN package - Primary-side control circuit common and reference point. SOURCE (HV RTN) Pin: (P and G package only) Output MOSFET source connection for high voltage power return. Tab Internally Connected to SOURCE Pin DRAIN SOURCE CONTROL Y Package (TO-220/3) S 1 8 S (HV RTN) S 2 7 S (HV RTN) S 2 6 S (HV RTN) C 4 5 D P Package (DIP-8) G Package (SMD-8) PI-2084-040401 Figure 3. Pin Configuration. 2 Rev. G 08/16 www.power.com TOP221-227 TOPSwitch-II Family Functional Description During normal operation, the duty cycle of the internal output MOSFET decreases linearly with increasing CONTROL pin current as shown in Figure 4. To implement all the required control, bias, and protection functions, the DRAIN and CONTROL pins each perform several functions as described below. Refer to Figure 2 for a block diagram and to Figure 6 for timing and voltage waveforms of the TOPSwitch integrated circuit. VC Auto-restart IB DMAX Slope = PWM Gain Duty Cycle (%) TOPSwitch is a self biased and protected linear control current-to-duty cycle converter with an open drain output. High efficiency is achieved through the use of CMOS and integration of the maximum number of functions possible. CMOS process significantly reduces bias currents as compared to bipolar or discrete solutions. Integration eliminates external power resistors used for current sensing and/or supplying initial start-up bias current. DMIN ICD1 2.0 6.0 IC (mA) PI-2040-050197 Figure 4. Relationship of Duty Cycle to CONTROL Pin Current. 5.7 V 4.7 V 0 DRAIN VIN 0 VC 5.7 V 4.7 V 0 DRAIN VIN 0 CT is the total external capacitance connected to the CONTROL pin Figure 5. Start-up Waveforms for (a) Normal Operation and (b) Auto-restart. 3 www.power.com Rev. G 08/16 TOP221-227 TOPSwitch-II Family Functional Description (cont.) Control Voltage Supply CONTROL pin voltage VC is the supply or bias voltage for the controller and driver circuitry. An external bypass capacitor closely connected between the CONTROL and SOURCE pins is required to supply the gate drive current. The total amount of capacitance connected to this pin (CT) also sets the auto-restart timing as well as control loop compensation. VC is regulated in either of two modes of operation. Hysteretic regulation is used for initial start-up and overload operation. Shunt regulation is used to separate the duty cycle error signal from the control circuit supply current. During start-up, CONTROL pin current is supplied from a high-voltage switched current source connected internally between the DRAIN and CONTROL pins. The current source provides sufficient current to supply the control circuitry as well as charge the total external capacitance (CT). The first time VC reaches the upper threshold, the highvoltage current source is turned off and the PWM modulator and output transistor are activated, as shown in Figure 5(a). During normal operation (when the output voltage is regulated) feedback control current supplies the VC supply current. The shunt regulator keeps VC at typically 5.7 V by shunting CONTROL pin feedback current exceeding the required DC supply current through the PWM error signal sense resistor RE. The low dynamic impedance of this pin (ZC) sets the gain of the error amplifier when used in a primary feedback configuration. The dynamic impedance of the CONTROL pin together with the external resistance and capacitance determines the control loop compensation of the power system. If the CONTROL pin total external capacitance (CT) should discharge to the lower threshold, the output MOSFET is turned off and the control circuit is placed in a low-current standby mode. The high-voltage current source turns on and charges the external capacitance again. Charging current is shown with a negative polarity and discharging current is shown with a positive polarity in Figure 6. The hysteretic auto-restart comparator keeps VC within a window of typically 4.7 to 5.7 V by turning the high-voltage current source on and off as shown in Figure 5(b). The auto-restart circuit has a divide-by-8 counter which prevents the output MOSFET from turning on again until eight discharge-charge cycles have elapsed. The counter effectively limits TOPSwitch power dissipation by reducing the auto-restart duty cycle to typically 5%. Auto-restart continues to cycle until output voltage regulation is again achieved. Bandgap Reference All critical TOPSwitch internal voltages are derived from a temperature-compensated bandgap reference. This reference is also used to generate a temperature-compensated current source which is trimmed to accurately set the oscillator frequency and MOSFET gate drive current. Oscillator The internal oscillator linearly charges and discharges the internal capacitance between two voltage levels to create a sawtooth waveform for the pulse width modulator. The oscillator sets the pulse width modulator/current limit latch at the beginning of each cycle. The nominal frequency of 100 kHz was chosen to minimize EMI and maximize efficiency in power supply applications. Trimming of the current reference improves the frequency accuracy. Pulse Width Modulator The pulse width modulator implements a voltage-mode control loop by driving the output MOSFET with a duty cycle inversely proportional to the current into the CONTROL pin which generates a voltage error signal across RE. The error signal across RE is filtered by an RC network with a typical corner frequency of 7 kHz to reduce the effect of switching noise. The filtered error signal is compared with the internal oscillator sawtooth waveform to generate the duty cycle waveform. As the control current increases, the duty cycle decreases. A clock signal from the oscillator sets a latch which turns on the output MOSFET. The pulse width modulator resets the latch, turning off the output MOSFET. The maximum duty cycle is set by the symmetry of the internal oscillator. The modulator has a minimum ON-time to keep the current consumption of the TOPSwitch independent of the error signal. Note that a minimum current must be driven into the CONTROL pin before the duty cycle begins to change. Gate Driver The gate driver is designed to turn the output MOSFET on at a controlled rate to minimize common-mode EMI. The gate drive current is trimmed for improved accuracy. Error Amplifier The shunt regulator can also perform the function of an error amplifier in primary feedback applications. The shunt regulator voltage is accurately derived from the temperature compensated bandgap reference. The gain of the error amplifier is set by the CONTROL pin dynamic impedance. The CONTROL pin clamps external circuit signals to the VC voltage level. The CONTROL pin current in excess of the supply current is separated by the shunt regulator and flows through RE as a voltage error signal. Cycle-By-Cycle Current Limit The cycle by cycle peak drain current limit circuit uses the output MOSFET ON-resistance as a sense resistor. A current limit comparator compares the output MOSFET ON-state drain-source voltage, VDS(ON) with a threshold voltage. High drain current causes VDS(ON) to exceed the threshold voltage and turns the output MOSFET off until the start of the next clock cycle. The current limit comparator threshold voltage is temperature compensated to minimize variation of the effective peak current limit due to temperature related changes in output MOSFET RDS(ON). 4 Rev. G 08/16 www.power.com TOP221-227 VIN DRAIN VIN 0 VOUT IOUT VC IC 0 0 * * * * * * * * * * * * VC(reset) 0 0 Figure 6. Typical Waveforms for (1) Normal Operation, (2) Auto-restart, and (3) Power Down Reset. The leading edge blanking circuit inhibits the current limit comparator for a short time after the output MOSFET is turned on. The leading edge blanking time has been set so that current spikes caused by primary-side capacitances and secondary-side rectifier reverse recovery time will not cause premature termination of the switching pulse. The current limit can be lower for a short period after the leading edge blanking time as shown in Figure 12. This is due to dynamic characteristics of the MOSFET. To avoid triggering the current limit in normal operation, the drain current waveform should stay within the envelope shown. Shutdown/Auto-restart To minimize TOPSwitch power dissipation, the shutdown/ auto-restart circuit turns the power supply on and off at an auto-restart duty cycle of typically 5% if an out of regulation condition persists. Loss of regulation interrupts the external current into the CONTROL pin. VC regulation changes from shunt mode to the hysteretic auto-restart mode described above. When the fault condition is removed, the power supply output becomes regulated, VC regulation returns to shunt mode, and normal operation of the power supply resumes. Overtemperature Protection Temperature protection is provided by a precision analog circuit that turns the output MOSFET off when the junction temperature exceeds the thermal shutdown temperature (typically 135 C). Activating the power-up reset circuit by removing and restoring input power or momentarily pulling the CONTROL pin below the power-up reset threshold resets the latch and allows TOPSwitch to resume normal power supply operation. VC is regulated in hysteretic mode and a 4.7 V to 5.7 V (typical) sawtooth waveform is present on the CONTROL pin when the power supply is latched off. High-Voltage Bias Current Source This current source biases TOPSwitch from the DRAIN pin and charges the CONTROL pin external capacitance (CT) during start-up or hysteretic operation. Hysteretic operation occurs during auto-restart and overtemperature latched shutdown. The current source is switched on and off with an effective duty cycle of approximately 35%. This duty cycle is determined by the ratio of CONTROL pin charge (IC) and discharge currents (ICD1 and ICD2). This current source is turned off during normal operation when the output MOSFET is switching. 5 www.power.com Rev. G 08/16 TOP221-227 L1 3.3 H D2 UF5401 +5 V + R3 47 k C2 330 F 10 V C1 2.2 nF 1 kV VR1 D1 UF4005 C3 100 F 10 V RTN R2 100 D3 1N4148 Wide-Range DC Input T1 D CONTROL TOPSwitch-II U1 TOP221P C S - R1 10 + C4 100 F 16 V C5 47 F 10 V U2 PC817A 12 V Non-Isolated PI-2115-040401 Figure 7. Schematic Diagram of a 4 W TOPSwitch-II Standby Power Supply using an 8 lead PDIP. Application Examples Following are just two of the many possible TOPSwitch implementations. Refer to the Data Book and Design Guide for additional examples. 4 W Standby Supply using 8 Lead PDIP Figure 7 shows a 4 W standby supply. This supply is used in appliances where certain standby functions (e.g. real time clock, remote control port) must be kept active even while the main power supply is turned off. The 5 V secondary is used to supply the standby function and the 12 V non-isolated output is used to supply power for the PWM controller of the main power supply and other primary side functions. For this application the input rectifiers and input filter are sized for the main supply and are not shown. The input DC rail may vary from 100 V to 380 V DC which corresponds to the full universal AC input range. The TOP221 is packaged in an 8 pin power DIP package. The output voltage (5 V) is directly sensed by the Zener diode (VR1) and the optocoupler (U2). The output voltage is determined by the sum of the Zener voltage and the voltage drop across the LED of the optocoupler (the voltage drop across R1 is negligible). The output transistor of the optocoupler drives the CONTROL pin of the TOP221. C5 bypasses the CONTROL pin and provides control loop compensation and sets the auto-restart frequency. The transformer's leakage inductance voltage spikes are snubbed by R3 and C1 through diode D1. The bias winding is rectified and filtered by D3 and C4 providing a non-isolated 12 V output which is also used to bias the collector of the optocoupler's output transistor. The isolated 5 V output winding is rectified by D2 and filtered by C2, L1 and C3. 6 Rev. G 08/16 www.power.com TOP221-227 D2 MUR420 L1 3.3 H +12 V C2 330 F 35 V VR1 P6KE200 C3 220 F 35 V RTN L2 22 mH C6 0.1 F 250 VAC J1 D1 BYV26C BR1 400 V C1 47 F 400 V CONTROL U1 TOP224P L R2 220 T1 C U2 PC817A R3 6.8 S R1 100 C4 0.1 F TOPSwitch-II D F1 3.15 A D3 1N4148 C7 1 nF 250 VAC Y1 C5 47 F VR2 1N5241B 11 V N PI-2019-033197 Figure 8. Schematic Diagram of a 20 W Universal Input TOPSwitch-II Power Supply using an 8 lead PDIP. 20 W Universal Supply using 8 Lead PDIP Figure 8 shows a 12 V, 20 W secondary regulated flyback power supply using the TOP224P in an eight lead PDIP package and operating from universal 85 to 265 VAC input voltage. This example demonstrates the advantage of the higher power 8 pin leadframe used with the TOPSwitch-II family. This low cost package transfers heat directly to the board through six source pins, eliminating the heatsink and the associated cost. Efficiency is typically 80% at low line input. Output voltage is directly sensed by optocoupler U2 and Zener diode VR2. The output voltage is determined by the Zener diode (VR2) voltage and the voltage drops across the optocoupler (U2) LED and resistor R1. Other output voltages are possible by adjusting the transformer turns ratio and value of Zener diode VR2. AC power is rectified and filtered by BR1 and C1 to create the high voltage DC bus applied to the primary winding of T1. The other side of the transformer primary is driven by the integrated TOPSwitch-II high-voltage MOSFET. D1 and VR1 clamp leading-edge voltage spikes caused by transformer leakage inductance. The power secondary winding is rectified and filtered by D2, C2, L1, and C3 to create the 12 V output voltage. R2 and VR2 provide a slight pre-load on the 12 V output to improve load regulation at light loads. The bias winding is rectified and filtered by D3 and C4 to create a TOPSwitch bias voltage. L2 and Y1-safety capacitor C7 attenuate common mode emission currents caused by high-voltage switching waveforms on the DRAIN side of the primary winding and the primary to secondary capacitance. Leakage inductance of L2 with C1 and C6 attenuates differential-mode emission currents caused by the fundamental and harmonics of the trapezoidal or triangular primary current waveform. C5 filters internal MOSFET gate drive charge current spikes on the CONTROL pin, determines the auto-restart frequency, and together with R1 and R3, compensates the control loop. 7 www.power.com Rev. G 08/16 TOP221-227 Key Application Considerations General Guidelines * Keep the SOURCE pin length very short. Use a Kelvin connection to the SOURCE pin for the CONTROL pin bypass capacitor. Use single point grounding techniques at the SOURCE pin as shown in Figure 9. * Minimize peak voltage and ringing on the DRAIN voltage at turn-off. Use a Zener or TVS Zener diode to clamp the drain voltage below the breakdown voltage rating of TOPSwitch under all conditions, including startup and overload. The maximum recommended clamp Zener voltage for the TOP2XX series is 200 V and the corresponding maximum reflected output voltage on the primary is 135 V. Please see Step 4: AN-16 in the 199697 Data Book and Design Guide or on our Web site. * The transformer should be designed such that the rate of change of drain current due to transformer saturation is within the absolute maximum specification (ID in 100 ns before turn off as shown in Figure 13). As a guideline, for most common transformer cores, this can be achieved by maintaining the Peak Flux Density (at maximum ILIMIT current) below 4200 Gauss (420 mT). The transformer spreadsheets Rev. 2.1 (or later) for continuous and Rev.1.0 (or later) for discontinuous conduction mode provide the necessary information. * Do not plug TOPSwitch into a "hot" IC socket during test. External CONTROL pin capacitance may be charged to excessive voltage and cause TOPSwitch damage. * While performing TOPSwitch device tests, do not exceed maximum CONTROL pin voltage of 9 V or maximum CONTROL pin current of 100 mA. * Under some conditions, externally provided bias or supply current driven into the CONTROL pin can hold the TOPSwitch in one of the 8 auto-restart cycles indefinitely and prevent starting. To avoid this problem when doing bench evaluations, it is recommended that the VC power supply be turned on before the DRAIN voltage is applied. TOPSwitch can also be reset by shorting the CONTROL pin to the SOURCE pin momentarily. * CONTROL pin currents during auto-restart operation are much lower at low input voltages (< 36 V) which increases the auto-restart cycle time (see the IC vs. DRAIN Voltage Characteristic curve). * Short interruptions of AC power may cause TOPSwitch to enter the 8-count auto-restart cycle before starting again. This is because the input energy storage capacitors are not completely discharged and the CONTROL pin capacitance has not discharged below the internal power-up reset voltage. * In some cases, minimum loading may be necessary to keep a lightly loaded or unloaded output voltage within the desired range due to the minimum ON-time. Replacing TOPSwitch with TOPSwitch-II There is no external latching shutdown function in TOPSwitch-II. Otherwise, the functionality of the TOPSwitch-II devices is same as that of the TOPSwitch family. However, before considering TOPSwitch-II as a 'drop in' replacement in an existing TOPSwitch design, the design should be verified as described below. The new TOPSwitch-II family offers more power capability than the original TOPSwitch family for the same MOSFET RDS(ON). Therefore, the original TOPSwitch design must be reviewed to make sure that the selected TOPSwitch-II replacement device and other primary components are not over stressed under abnormal conditions. The following verification steps are recommended: * Check the transformer design to make sure that it meets the ID specification as outlined in the General Guidelines section above. * Thermal: Higher power capability of the TOPSwitch-II would in many instances allow use of a smaller MOSFET device (higher RDS(ON)) for reduced cost. This may affect TOPSwitch power dissipation and power supply efficiency. Therefore thermal performance of the power supply must be verified with the selected TOPSwitch-II device. * Clamp Voltage: Reflected and Clamp voltages should be verified not to exceed recommended maximums for the TOP2XX Series: 135 V Reflected/200 V Clamp. Please see Step 4: AN-16 in the Data Book and Design Guide and readme.txt file attached to the transformer design spreadsheets. * Agency Approval: Migrating to TOPSwitch-II may require agency re-approval. 8 Rev. G 08/16 www.power.com TOP221-227 TO-220 PACKAGE C S D DRAIN SOURCE CONTROL TOP VIEW DIP-8/SMD-8 PACKAGE SOURCE SOURCE CONTROL DRAIN TOP VIEW Figure 9. Recommended TOPSwitch Layout. Design Tools The following tools available from Power Integrations greatly simplify TOPSwitch based power supply design. * Data Book and Design Guide includes extensive application information All data sheets, application literature and up-to-date versions of the Transformer Design Spreadsheets can be downloaded from our Web site at www.power.com. A diskette of the Transformer Design Spreadsheets may also be obtained by sending in the completed form provided at the end of this data sheet. * Excel Spreadsheets for Transformer Design - Use of this tool is strongly recommended for all TOPSwitch designs. * Reference design boards - Production viable designs that are assembled and tested. 9 www.power.com Rev. G 08/16 TOP221-227 ABSOLUTE MAXIMUM RATINGS(1,5) DRAIN Voltage................................................... -0.3 to 700 V DRAIN Current Increase (ID) in 100 ns except during blanking time .................................................. 0.1 x ILIMIT(MAX)(2) CONTROL Voltage............................................. - 0.3 V to 9 V CONTROL Current..................................................... 100 mA Storage Temperature.........................................-65 to 150 C Operating Junction Temperature(3) ....................-40 to 150 C Lead Temperature(4) ....................................................260 C Notes: 1. All voltages referenced to SOURCE, TA = 25 C. 2. Related to transformer saturation - see Figure 13. 3. Normally limited by internal circuitry. 4. 1/16" from case for 5 seconds. 5. The Absolute Maximum Ratings specified may be applied, one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Ratings for extended periods of time may affect product reliability. THERMAL RESISTANCE Thermal Resistance: Y Package Notes: (JA)(1) .............................................. 70 C/W 1. Free standing with no heat sink. (JC)(2) ................................................ 2 C/W 2. Measured at tab closest to plastic interface or SOURCE pin. P/G Package: 3. Soldered to 0.36 sq. inch (232 mm2), 2 oz. (610 gm/m2) copper clad. (JA) .............................45 C/W(3); 35 C/W(4) 4. Soldered to 1 sq. inch (645 mm2), 2 oz. (610 gm/m2) copper clad. (JC)(2) .............................................. 11 C/W Conditions (Unless Otherwise Specified) Parameter Symbol Min Typ Max Units See Figure 14 SOURCE = 0 V; TJ = -40 to 125 C CONTROL FUNCTIONS Output Frequency fOSC IC = 4 mA, TJ = 25 C Maximum Duty Cycle DMAX IC = ICD1 + 0.4 mA, See Figure 10 Minimum Duty Cycle DMIN IC = 10 mA, See Figure 10 IC = 4 mA, TJ = 25 C See Figure 4 PWM Gain PWM Gain Temperature Drift See Note A 90 100 110 kHz 64 67 70 % 0.7 1.7 2.7 % -21 -16 -11 -0.05 %/mA %/mA/C External Bias Current IB See Figure 4 0.8 2.0 3.3 mA Dynamic Impedance ZC IC = 4 mA, TJ = 25 C See Figure 11 10 15 22 0.18 Dynamic Impedance Temperature Drift %/C SHUTDOWN/AUTO-RESTART CONTROL Pin Charging Current IC Charging Current Temperature Drift VC(AR) VC = 0 V -2.4 -1.9 TJ = 25 C -2 -1.5 VC = 5 V See Note A S1 open 0.4 -1.2 -0.8 mA %/C 10 Rev. G 08/16 www.power.com TOP221-227 Conditions (Unless Otherwise Specified) Parameter Symbol Min Typ Max Units See Figure 14 SOURCE = 0 V; TJ = -40 to 125 C SHUTDOWN/AUTO-RESTART (cont.) Auto-restart Threshold Voltage S1 open 5.7 UV Lockout Threshold Voltage S1 open 4.4 4.7 Auto-restart Hysteresis Voltage S1 open 0.6 1.0 Auto-restart Duty Cycle S1 open Auto-restart Frequency V 5.0 TOP221-222 2 5 9 TOP223-227 2 5 8 1.2 S1 open V V % Hz CIRCUIT PROTECTION Self-protection Current Limit ILIMIT di/dt = 40 mA/s, TOP221YN TJ = 25 C TOP221PN or GN di/dt = 80 mA/s, TOP222YN TJ = 25 C TOP222PN or GN di/dt = 160 mA/s, TOP223YN TJ = 25 C TOP223PN or GN di/dt = 240 mA/s, TOP224YN TJ = 25 C TOP224PN or GN di/dt = 320 mA/s, TJ = 25 C TOP225YN 0.23 0.25 0.28 0.45 0.50 0.55 0.90 1.00 1.10 1.35 1.50 1.65 1.80 2.00 2.20 di/dt = 400 mA/s, TOP226YN 2.25 T = 25 C J di/dt = 480 mA/s, 2.70 TOP227YN TJ = 25 C 0.75 x 85 VAC (Rectified Line Input) ILIMIT(MIN) See Figure 12 IINIT TJ = 25 C Initial Current Limit 0.6 x 265 VAC I LIMIT(MIN) (Rectified Line Input) Leading Edge Blanking Time tLEB IC = 4 mA, TJ = 25 C A 2.50 2.75 3.00 3.30 A 180 ns 11 www.power.com Rev. G 08/16 TOP221-227 Conditions (Unless Otherwise Specified) Parameter Symbol Min Typ Max Units See Figure 14 SOURCE = 0 V; TJ = -40 to 125 C CIRCUIT PROTECTION (cont.) Current Limit Delay tILD Thermal Shutdown Temperature Power-up Reset Threshold Voltage IC = 4 mA C 125 135 V 2.0 3.3 4.3 IC = 4 mA VC(RESET) ns 100 S2 open OUTPUT ON-State Resistance RDS(ON) TOP221 TJ = 25 C 31.2 36.0 ID = 25 mA TJ = 100 C 51.4 60.0 TOP222 TJ = 25 C 15.6 18.0 ID = 50 mA TJ = 100 C 25.7 30.0 TOP223 TJ = 25 C 7.8 9.0 ID = 100 mA TJ = 100 C 12.9 15.0 TOP224 TJ = 25 C 5.2 6.0 ID = 150 mA TJ = 100 C 8.6 10.0 TOP225 TJ = 25 C 3.9 4.5 ID = 200 mA 6.4 7.5 TOP226 TJ = 100 C TJ = 25 C 3.1 3.6 ID = 250 mA TJ = 100 C 5.2 6.0 TOP227 TJ = 25 C 2.6 3.0 ID = 300 mA TJ = 100 C 4.3 5.0 OFF-State Current IDSS See Note B VDS = 560 V, TA = 125 C Breakdown Voltage BVDSS See Note B ID = 100 A, TA = 25 C Rise Time tR Fall Time tF Measured in a Typical Flyback Converter Application. 700 250 A V 100 ns 50 ns 12 Rev. G 08/16 www.power.com TOP221-227 Conditions (Unless Otherwise Specified) Parameter Symbol See Figure 14 Min Typ Max Units SOURCE = 0 V; TJ = -40 to 125 C OUTPUT (cont.) V See Note C 36 DRAIN Supply Voltage Shunt Regulator Voltage VC(SHUNT) IC = 4 mA Shunt Regulator Temperature Drift CONTROL Supply/ Discharge Current ICD1 ICD2 Output MOSFET Enabled TOP221-224 TOP225-227 Output MOSFET Disabled 5.5 5.7 50 0.6 1.2 1.6 0.7 1.4 1.8 0.5 0.8 1.1 V 6.0 ppm/C mA NOTES: A. For specifications with negative values, a negative temperature coefficient corresponds to an increase in magnitude with increasing temperature, and a positive temperature coefficient corresponds to a decrease in magnitude with increasing temperature. B. The breakdown voltage and leakage current measurements can be accomplished as shown in Figure 15 by using the following sequence: i. The curve tracer should initially be set at 0 V. The base output should be adjusted through a voltage sequence of 0 V, 6.5 V, 4.3 V, and 6.5 V, as shown. The base current from the curve tracer should not exceed 100 mA. This CONTROL pin sequence interrupts the Auto-restart sequence and locks the TOPSwitch internal MOSFET in th OFF-state. ii. The breakdown and the leakage measurements can now be taken with the curve tracer. The maximum voltage from the curve tracer must be limited to 700 V under all conditions. C. It is possible to start up and operate TOPSwitch at DRAIN voltages well below 36 V. However, the CONTROL pin charging current is reduced, which affects start-up time, auto-restart frequency, and auto-restart duty cycle. Refer to the characteristic graph on CONTROL pin charge current (IC) vs. DRAIN voltage for low voltage operation characteristics. 13 www.power.com Rev. G 08/16 TOP221-227 HV t1 90% 90% DRAIN VOLTAGE t1 D= t2 10% 0V PI-1939-033015 t2 CONTROL Pin Current (mA) 120 100 80 60 40 1 Dynamic = Impedance Slope 20 0 PI-2039-033001 0 2 4 6 8 10 CONTROL Pin Voltage (V) Figure 10. TOPSwitch Duty Cycle Measurement. tLEB (Blanking Time) 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0 PI-2022-033015 DRAIN Current (normalized) Figure 11. TOPSwitch CONTROL Pin I-V Characteristic. 100 ns tLEB IINIT(MIN) @ 85 VAC IINIT(MIN) @ 265 VAC ID DRAIN CURRENT ILIMIT(MAX) @ 25 C ILIMIT(MIN) @ 25 C 0A 0 1 2 3 4 5 6 Time (s) Figure 12. Self-protection Current Limit Envelope. 7 8 PI-2031-040401 Figure 13. Example of ID on Drain Current Waveform with Saturated Transformer. 14 Rev. G 08/16 www.power.com TOP221-227 470 5W S2 D CONTROL TOPSwitch 470 C S1 S 0.1 F 40 V 47 F 0-50 V NOTES: 1. This test circuit is not applicable for current limit or output characteristic measurements. 2. For P package, short all SOURCE and SOURCE (HV RTN) pins together. PI-1964-110696 Figure 14. TOPSwitch General Test Circuit. Curve Tracer C B E D CONTROL TOPSwitch C S 6.5 V 4.3 V NOTE: This CONTROL pin sequence interrupts the Auto-restart sequence and locks the TOPSwitch internal MOSFET in the OFF-State. PI-2109-040401 Figure 15. Breakdown Voltage and Leakage Current Measurement Test Circuit. 15 www.power.com Rev. G 08/16 TOP221-227 BENCH TEST PRECAUTIONS FOR EVALUATION OF ELECTRICAL CHARACTERISTICS The following precautions should be followed when testing TOPSwitch by itself outside of a power supply. The schematic shown in Figure 14 is suggested for laboratory testing of TOPSwitch. When the DRAIN supply is turned on, the part will be in the Auto-restart mode. The CONTROL pin voltage will be oscillating at a low frequency from 4.7 to 5.7 V and the DRAIN is turned on every eighth cycle of the CONTROL pin oscillation. If the CONTROL pin power supply is turned on while in this Auto-restart mode, there is only a 12.5% chance that the control pin oscillation will be in the correct state (DRAIN active state) so that the continuous DRAIN voltage waveform may be observed. It is recommended that the VC power supply be turned on first and the DRAIN power supply second if continuous drain voltage waveforms are to be observed. The 12.5% chance of being in the correct state is due to the 8:1 counter. Temporarily shorting the CONTROL pin to the SOURCE pin will reset TOPSwitch, which then will come up in the correct state. Typical Performance Characteristics Output Frequency (Normalized to 25 C) PI-176B-033001 Junction Temperature (C) Junction Temperature (C) IC vs. DRAIN VOLTAGE 2 CONTROL Pin Charging Current (mA) Current Limit (Normalized to 25 C) PI-1125-033001 CURRENT LIMIT vs. TEMPERATURE PI-1145-103194 Breakdown Voltage (V) (Normalized to 25 C) PI-1123A-033001 FREQUENCY vs. TEMPERATURE BREAKDOWN vs. TEMPERATURE VC = 5 V 1.6 1.2 0.8 0.4 0 Junction Temperature (C) 0 20 40 60 80 100 DRAIN Voltage (V) 16 Rev. G 08/16 www.power.com TOP221-227 Typical Performance Characteristics (cont.) OUTPUT CHARACTERISTICS PI-1941-033001 DRAIN Capacitance (pF) PI-1940-033001 DRAIN Current (A) COSS vs. DRAIN VOLTAGE DRAIN Voltage (V) DRAIN Voltage (V) Power (mW) PI-1942-033001 DRAIN CAPACITANCE POWER DRAIN Voltage (V) 17 www.power.com Rev. G 08/16 TOP221-227 Plastic TO-220/3 DIM inches mm A .460-.480 .400-.415 .236-.260 .240 - REF. .520-.560 .028-.038 .045-.055 .090-.110 .165-.185 .045-.055 .095-.115 .015-.020 .705-.715 .146-.156 .103-.113 11.68-12.19 10.16-10.54 5.99-6.60 6.10 - REF. 13.21-14.22 .71-.97 1.14-1.40 2.29-2.79 4.19-4.70 1.14-1.40 2.41-2.92 .38-.51 17.91-18.16 3.71-3.96 2.62-2.87 B C D E F G H J K L M N O P J B K P C O A N L D E F M G H Notes: 1. Package dimensions conform to JEDEC specification TO-220 AB for standard flange mounted, peripheral lead package; .100 inch lead spacing (Plastic) 3 leads (issue J, March 1987). 2. Controlling dimensions are inches. 3. Pin numbers start with Pin 1, and continue from left to right when viewed from the top. 4. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions shall not exceed .006 (.15 mm) on any side. 5. Position of terminals to be measured at a position .25 (6.35 mm) from the body. 6. All terminals are solder plated. 7. Bent lead should be 12 mil max. Y03A PI-1848-050602 PDIP-8 (P Package) DIM Inches mm A B C G H J1 J2 K L M N P Q 0.356-0.387 0.240-0.260 0.125-0.145 0.015-0.040 0.118-0.140 0.057-0.068 0.014-0.022 0.008-0.015 0.100 BSC 0.030 (MIN) 0.300-0.320 0.300-0.390 0.300 BSC 9.05-9.83 6.10-6.60 3.18-3.68 0.38-1.02 3.00-3.56 1.45-1.73 0.36-0.56 0.20-0.38 2.54 BSC 0.76 (MIN) 7.62-8.13 7.62-9.91 7.62 BSC D S .004 (.10) 8 5 -E- B 1 4 M Notes: 1. Package dimensions conform to JEDEC specification MS-001-AB for standard dual in-line (DIP) package .300 inch row spacing (PLASTIC) 8 leads (issue B, 7/85). 2. Controlling dimensions are inches. 3. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions G shall not exceed .006 (.15) on any side. 4. D, E and F are reference datums on the molded body. L -D- A J1 N C -FH J2 K Q P P08A PI-2076-081716 18 Rev. G 08/16 www.power.com TOP221-227 SMD-8 (G Package) D S .004 (.10) -E- 8 5 1 E S .010 (.25) P B .420 .046 .060 .080 Pin 1 4 L .060 .046 .086 .186 -D- A M Inches mm A B C G H J1 J2 J3 J4 K L M P 0.356-0.387 0.240-0.260 0.125-0.145 0.004-0.012 0.036-0.044 0.057-0.068 0.048-0.053 0.032-0.037 0.007-0.011 0.010-0.012 0.100 BSC 0.030 (MIN) 0.372-0.388 0-8 9.05-9.83 6.10-6.60 3.18-3.68 0.10-0.30 0.91-1.12 1.45-1.73 1.22-1.35 0.81-0.94 0.18-0.28 0.25-0.30 2.54 BSC 0.76 (MIN) 9.45-9.86 0-8 .286 Solder Pad Dimensions J1 C K -FJ3 .004 (.10) J4 G08A DIM J2 G H .010 (.25) M A S Notes: 1. Package dimensions conform to JEDEC specification MS-001-AB (issue B, 7/85) except for lead shape and size. 2. Controlling dimensions are inches. 3. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions shall not exceed .006 (.15) on any side. 4. D, E and F are reference datums on the molded body. PI-2077-081716 Part Ordering Information * TOPSwitch Product Family * II Series Number * Package Identifier G Plastic SMD-8 P Plastic DIP-8 Y Plastic TO-220/3 * Lead Finish N Lead Free * Tape & Reel and Other Options Blank TOP 222 G N TL TL Standard Configurations Tape & Reel, 1000 pcs minimum, G Package only 19 www.power.com Rev. G 08/16 TOP221-227 Revision Notes Date C - 12/97 D Updated package references, corrected spelling, storage temperature and 0JC and updated nomenclature in parameter table. Added G package references to Self-Protection Current Limit parameter. Corrected font sizes in figures. 07/01 E Updated with new Brand Style. 07/15 F Updated part numbers with the "N" suffix. Added Y, P and G package drawings. 10/15 G Updated PDIP-8 (P Package) and SMD-8 (G Package) per PCN-16232. 08/16 For the latest updates, visit our website: www.power.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. Patent Information The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.power.com/ip.htm. Life Support Policy POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. The PI logo, TOPSwitch, TinySwitch, SENZero, SCALE-iDriver, Qspeed, PeakSwitch, LYTSwitch, LinkZero, LinkSwitch, InnoSwitch, HiperTFS, HiperPFS, HiperLCS, DPA-Switch, CAPZero, Clampless, EcoSmart, E-Shield, Filterfuse, FluxLink, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. (c)2016, Power Integrations, Inc. Power Integrations Worldwide Sales Support Locations World Headquarters 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@power.com China (Shanghai) Rm 1601/1610, Tower 1, Kerry Everbright City No. 218 Tianmu Road West, Shanghai, P.R.C. 200070 Phone: +86-21-6354-6323 Fax: +86-21-6354-6325 e-mail: chinasales@power.com China (Shenzhen) 17/F, Hivac Building, No. 2, Keji Nan 8th Road, Nanshan District, Shenzhen, China, 518057 Phone: +86-755-8672-8689 Fax: +86-755-8672-8690 e-mail: chinasales@power.com Germany Lindwurmstrasse 114 80337 Munich Germany Phone: +49-895-527-39110 Fax: +49-895-527-39200 e-mail: eurosales@power.com India #1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 Fax: +91-80-4113-8023 e-mail: indiasales@power.com Italy Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Italy Phone: +39-024-550-8701 Fax: +39-028-928-6009 e-mail: eurosales@power.com Japan Kosei Dai-3 Bldg. 2-12-11, Shin-Yokohama, Kohoku-ku Yokohama-shi Kanagawa 222-0033 Japan Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@power.com Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@power.com Taiwan 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 11493, Taiwan R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@power.com UK Cambridge Semiconductor, a Power Integrations company Westbrook Centre, Block 5, 2nd Floor Milton Road Cambridge CB4 1YG Phone: +44 (0) 1223-446483 e-mail: eurosales@power.com Singapore 51 Newton Road #19-01/05 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@power.com 20 Rev. G 08/16 www.power.com